Quantcast
Channel: Digital I/O topics
Viewing all articles
Browse latest Browse all 2181

Digital net and De Morgan curiosity

$
0
0

While implementing a SN74196 (Presettable Decade Counter) as a hierarchical block I have found a strange behavior that I can't understand.

 

Looking at the attached circuit you see that the IC inputs, LOAD/COUNT and CLEAR, are connected to an OR gate with two inverted inputs.

 

I have firstly used an OR gate and two NOT at the inputs but it didn't work: a negative pulse on the CLEAR input correctly set all the Q outputs to zero on the falling edge but the following rising edge set all the Q outputs to the values currently applied to the Data inputs (wrong).

 

After a few trials I have replaced the OR gate and the two NOTs with the De Morgan equivalent, just a NAND gate, and everything was then working fine.

 

Now my question is: why this? Where is the difference in the two versions of this circuit?

 

Is it related to the sequence used by Multisim 13 in evaluating the net events?

 

Ciao and thanks for the attention.

 

Franco

 

 


Viewing all articles
Browse latest Browse all 2181

Trending Articles



<script src="https://jsc.adskeeper.com/r/s/rssing.com.1596347.js" async> </script>